*** tpb <[email protected]> has joined #litex | 00:00 | |
*** wild <[email protected]> has quit IRC (Remote host closed the connection) | 01:26 | |
*** wild <[email protected]> has joined #litex | 01:26 | |
*** Degi_ <[email protected]> has joined #litex | 02:58 | |
*** Degi <[email protected]> has quit IRC (Ping timeout: 256 seconds) | 02:59 | |
*** Degi_ is now known as Degi | 02:59 | |
sensille | uart rx has a quite bad performance for me | 05:35 |
---|---|---|
*** jtf <jtf!~jtf@2601:285:8000:87::5c4> has quit IRC (Ping timeout: 260 seconds) | 06:36 | |
*** jtf <jtf!~jtf@2601:285:8000:87::4fc> has joined #litex | 06:48 | |
*** FabM <FabM!~FabM@2a03:d604:103:600:2e60:8c7c:e8fb:7990> has joined #litex | 07:11 | |
_florent_ | wild: LitePCIe only supports one BAR for now, support for multiple BARs would probably not be too complicated to add but still needs to be implemented | 07:31 |
_florent_ | mithro: Thanks for sharing the paper! | 07:31 |
_florent_ | sensille: We would probably need a bit more of context: If it's with bare metal software, linux, etc... | 07:33 |
sensille | bare metal software, for example firmware upload via BIOS/serial fails from time to time with a crc | 07:36 |
sensille | i've seen that the uart module does not sync on the first bit, and does no input filtering | 07:36 |
_florent_ | We could probably improve these two points, would you like to try contributing it or submitting an issue with your ideas? | 07:41 |
geertu | sensille: I get much more CRC errors when connected to a USB 3.1 Gen2 port, so I moved to a USB 2.0 port. | 07:52 |
geertu | many more | 07:52 |
sensille | _florent_: i'd like to give it a go myself | 07:56 |
keesj | jevinskie[m]: :P | 08:38 |
MoeIcenowy | somlo: please note that 64-bit memory width is not about double rank memory | 09:22 |
MoeIcenowy | dual rank means two set of memory chips, selectable via ~CS pin | 09:22 |
MoeIcenowy | 64-bit memory width is a memory bus that has a total width of 64-bit, as 8*8 or 4*16 | 09:23 |
MoeIcenowy | SODIMMs are by definition 64-bit (or 72-bit, when ECC is available) | 09:23 |
MoeIcenowy | even with a single-rank SODIMM it's still 64-bit bus width | 09:23 |
MoeIcenowy | (e.g. my STLV7325 uses a 1Rx8 SODIMM, which means single rank and 8x 8-bit memory chips | 09:24 |
wild | thanks for confirming that _florent_, would I be correct to assume I would need to add support in soc.py? or would it be needed within LitePCIeWishboneMaster | 11:27 |
*** zjason <[email protected]> has joined #litex | 11:32 | |
wild | I think the peice that i am missing in my understanding is how pcie_mmap gets assigned to a BAR. | 11:34 |
jevinskie[m] | <MoeIcenowy> "(e.g. my STLV7325 uses a 1Rx8..." <- I was going to ask if you had a board def for that and it seems you do! Cool :) let me know if you’d like any help, I have one of those boards too. https://github.com/Icenowy/litex-boards/blob/stlv7325-enh/litex_boards/targets/sitlinv_stlv7325.py | 13:02 |
somlo | what's the least risky way of picking up an STLV7325 board? google returns a bunch of ebay-"like" places where seemingly private parties sell what they claim to be an STLV7325; some of them appear to be in various states of "disassembly" (e.g., only bare traces where the FMC connector(s) should go, etc). Something more "corporate" looking would go a long way toward my being able to convince my boss to spring for one, vs. me having to just buy it myself | 15:11 |
somlo | :D | 15:11 |
jevinskie[m] | I’ve always bought from HPC FPGA store on aliexpress, now called SITLINV: https://m.aliexpress.com/store/5585224 | 16:32 |
tpb | Title: SITLINV FPGA Board Store - Amazing products with exclusive discounts on AliExpress (at m.aliexpress.com) | 16:32 |
jevinskie[m] | I’m not sure if that’s the store of the original board designer or not. I’m pretty sure at least some of the boards they sell are designed by the owner | 16:33 |
sensille | do i need to add timing constraints for clocks generated by the pll? | 19:04 |
sensille | i don't find the constraint for cd_sys | 19:04 |
sensille | looks like ISE can derive them, good | 19:23 |
*** peepsalot <peepsalot!~peepsalot@openscad/peepsalot> has quit IRC (Quit: Connection reset by peep) | 20:39 | |
*** peepsalot <peepsalot!~peepsalot@openscad/peepsalot> has joined #litex | 20:41 | |
*** FabM <FabM!~FabM@armadeus/team/FabM> has quit IRC (Quit: Leaving) | 21:14 | |
*** wild <[email protected]> has quit IRC (Ping timeout: 260 seconds) | 22:40 | |
*** wild <[email protected]> has joined #litex | 22:41 |
Generated by irclog2html.py 2.17.2 by Marius Gedminas - find it at https://mg.pov.lt/irclog2html/!