*** tpb <[email protected]> has joined #litex | 00:00 | |
*** mtm- <[email protected]> has quit IRC (Ping timeout: 255 seconds) | 00:03 | |
*** mtm <[email protected]> has joined #litex | 02:10 | |
*** Degi_ <[email protected]> has joined #litex | 03:46 | |
*** Degi <[email protected]> has quit IRC (Ping timeout: 248 seconds) | 03:47 | |
*** Degi_ is now known as Degi | 03:47 | |
*** pavelow_ <[email protected]> has joined #litex | 06:26 | |
*** pavelow <[email protected]> has quit IRC (Ping timeout: 246 seconds) | 06:26 | |
*** FabM <[email protected]> has joined #litex | 07:02 | |
*** TMM_ <[email protected]> has quit IRC (Quit: https://quassel-irc.org - Chat comfortably. Anywhere.) | 07:38 | |
*** TMM_ <[email protected]> has joined #litex | 07:38 | |
*** Brinx <[email protected]> has joined #litex | 08:44 | |
*** Brinx <[email protected]> has quit IRC (Ping timeout: 246 seconds) | 08:48 | |
*** indy <[email protected]> has joined #litex | 08:57 | |
*** Brinx <[email protected]> has joined #litex | 09:18 | |
*** indy <[email protected]> has quit IRC (Ping timeout: 246 seconds) | 09:22 | |
*** indy <[email protected]> has joined #litex | 09:27 | |
*** indy <[email protected]> has quit IRC (Ping timeout: 248 seconds) | 09:34 | |
*** Brinx <[email protected]> has quit IRC (Remote host closed the connection) | 10:26 | |
*** indy <[email protected]> has joined #litex | 10:38 | |
*** indy <[email protected]> has quit IRC (Ping timeout: 255 seconds) | 11:06 | |
*** mtm <[email protected]> has quit IRC (Ping timeout: 246 seconds) | 12:02 | |
*** Brinx <[email protected]> has joined #litex | 12:10 | |
*** Brinx <[email protected]> has quit IRC (Remote host closed the connection) | 12:13 | |
*** Brinx <[email protected]> has joined #litex | 12:13 | |
*** mtm <[email protected]> has joined #litex | 14:08 | |
*** hcab14 <[email protected]> has quit IRC (Ping timeout: 260 seconds) | 14:28 | |
*** FabM <FabM!~FabM@armadeus/team/FabM> has quit IRC (Quit: Leaving) | 15:55 | |
*** minute <[email protected]> has quit IRC (Ping timeout: 255 seconds) | 16:05 | |
*** minute <[email protected]> has joined #litex | 16:07 | |
*** indy <[email protected]> has joined #litex | 17:31 | |
*** hcab14 <[email protected]> has joined #litex | 18:48 | |
*** Brinx <[email protected]> has quit IRC (Remote host closed the connection) | 19:10 | |
*** Brinx <[email protected]> has joined #litex | 19:12 | |
*** Brinx <[email protected]> has quit IRC (Ping timeout: 248 seconds) | 19:17 | |
*** bentomo <bentomo!~bentomo@2620:1f7:890:4160::2:120> has joined #litex | 20:13 | |
bentomo | Hello again, I'm spending some time trying to create some python based hardware. But I JUST want a peripheral, I don't want an SoC or a processor. I don't have a target platform, I just want pure verilog output so I can integrate it into something else. I want to make a configurable register array of CSRStorage elements, with I/O to hook up to | 20:15 |
---|---|---|
bentomo | other peripherals, and also be able to use the AutoDoc and Module Doc libraries for auto register definition. | 20:15 |
bentomo | When I got to the verilog.convert I couldn't figure out how to fake out the platform so I could just get top I/O. Amaranth and amaranth-soc were easy enough to just do a simple module export, but I would have to basically install litex as a python module to get the autocsr and module doc. Would this be silly/cursed to mix them? | 20:17 |
bentomo | I've got a verilog/SV background and trying to learn, and just trying to do a simple hello world to integrate into another design. I do find it odd that there don't seem to be many examples of verilog.convert(). I'd like to get my team to use this but I need to baby-step any kind of transition to open HDLs. It feels like litex/nmigen require full | 20:20 |
bentomo | commitments of the whole design to start using them. | 20:20 |
bentomo | Also admittedly I'm not very smart, I did not see that the cli generate option is available. Which seems to do a similar function but maybe doesn't require the platform necessary for CSR style registers. | 21:02 |
bentomo | I'm still learning a bunch at the same time but does litex autodoc support generating an instantiation template in pure verilog/vhdl? This would also help with adoption I think. If I can convince my team to at least let me use it I can spend time contributing stuff like that if it doesn't! Fingers crossed! | 21:08 |
*** bentomo <bentomo!~bentomo@2620:1f7:890:4160::2:120> has quit IRC (Quit: Client closed) | 21:09 |
Generated by irclog2html.py 2.17.2 by Marius Gedminas - find it at https://mg.pov.lt/irclog2html/!