Wednesday, 2018-04-04

*** tpb has joined #photonsdi00:00
*** futarisIRCcloud has quit IRC05:23
*** se6astian|away is now known as se6astian07:19
*** Bertl_zZ is now known as Bertl09:05
*** Kjetil has joined #photonsdi10:14
*** Kjetil_ has quit IRC10:19
*** RexOrCine has joined #photonsdi12:15
se6astianHi felix_, would you be so kind and give a summary of the current dev state again12:33
se6astianwhat is done, what are the next steps, what is still to be done/decided12:34
se6astianrough estimates for next steps12:34
*** RexOrCine has quit IRC12:57
*** RexOrCine has joined #photonsdi12:57
felix_didn't have time to work on the gateware side last month, but i looked into the component selection and feasibility for the axiom sdi module14:11
felix_i'm no sure if it would be better if i put the priority on the hardware or on the gateware first14:11
felix_*not14:11
felix_i planned to hire a student to help a bit on the hardware design (mostly creating and verifying schematic symbold and pcb footprints), so things will get ready faster, but he signed at another company14:15
felix_i also wanted to have a look at how xapp589 works, but you can't just download the example design, but have to sign an nda where i'm not 100% about the implications. i just want to know how to interact with the gpt to make that work and i probably don't want to use their reference code, since i suspect that that code won't be very good14:21
BertlI advise reverse engineering :)14:21
felix_problem is though that that interface is basically undocumented :/14:26
felix_TXPI_CFG0-5 are the registers14:27
felix_if i had some code using that interface, it would be much easier to figure out how that works14:27
Bertlwell, it would be way easier if all the Xilinx stuff were open source :)14:32
felix_if i could choose, i'd rather want some good documentation than some bad xilinx code ;P14:33
Bertlever seen good FPGA documentation?14:34
felix_documentation from the vendor? not really...14:35
felix_the two questions i have left of the hardware are if i can use the 0,8mm pitch package or need to use the 1mm pitch one with more pins and if crystal oscillators are sufficient or if i should use vcxos and a dac, which is more expensive and needs more board area14:37
Bertlgood questions ... no doubt14:43
*** Bertl is now known as Bertl_oO14:43
felix_ah, the txpi stuff seems to be at least partially documented in the gtp datasheet15:00
se6astianthanks for the summary15:01
*** se6astian is now known as se6astian|away15:03
felix_so i'll probably just put two XOs and not VCXOs on the board, but try to have enough space to be able to swap the XOs with VCXOs in a future revision if the txpi stuff won't work15:03
*** se6astian|away is now known as se6astian16:05
KjetilYou might want to check the cost of XOs vs. a DDS solution16:58
felix_Kjetil: you mean something like the Si5351B ?18:42
felix_that's what i found when i looked for dds; i remembered dds being something different though18:43
Kjetilmaybe19:00
*** RexOrCine has quit IRC20:05
*** se6astian is now known as se6astian|away21:26

Generated by irclog2html.py 2.13.1 by Marius Gedminas - find it at mg.pov.lt!