Friday, 2022-04-01

*** tpb <[email protected]> has joined #f4pga00:00
*** ZipCPU <[email protected]> has quit IRC (Ping timeout: 240 seconds)00:01
*** ZipCPU <ZipCPU!~ZipCPU@2601:5cd:c280:96b0:1ac0:4dff:fe02:d4f0> has joined #f4pga00:03
*** ZipCPU_ <ZipCPU_!~ZipCPU@2601:5cd:c280:96b0:1ac0:4dff:fe02:d4f0> has joined #f4pga01:18
*** ZipCPU <ZipCPU!~ZipCPU@2601:5cd:c280:96b0:1ac0:4dff:fe02:d4f0> has quit IRC (Ping timeout: 252 seconds)01:19
*** ZipCPU_ is now known as ZipCPU01:19
F4PGASlackBridge<eddy.gta17> I have access to an NI myRio board which uses the Xilinx Zynq-7010. Would it be a futile attempt in trying to run the toolchain on this board, since it is not supported by F4GPA?04:54
F4PGASlackBridge<eddy.gta17> Going quickly through the documentation I see that the Zybo Z7 board also uses the same chip.04:57
F4PGASlackBridge<eddy.gta17> https://f4pga.readthedocs.io/projects/arch-defs/en/latest/getting-started.html The repository mentioned here needs authentication.05:20
tpbTitle: Getting Started with F4PGA Toolchain development — F4PGA Architecture Definitions latest documentation (at f4pga.readthedocs.io)05:20
F4PGASlackBridge<kgugala> I think that one wasn't moved to chips alliance org yet06:29
F4PGASlackBridge<kgugala> You can try https://github.com/SymbiFlow/f4pga-arch-defs06:30
*** RAFIA_FIZZA <[email protected]> has joined #f4pga08:12
*** RAFIA_FIZZA <[email protected]> has quit IRC (Ping timeout: 260 seconds)10:46
*** tucanae47_ <[email protected]> has quit IRC (Quit: Connection closed for inactivity)11:05
*** ec <ec!~ec@gateway/tor-sasl/ec> has joined #f4pga16:08
*** ec <ec!~ec@gateway/tor-sasl/ec> has quit IRC (Quit: ec)17:46
*** ec <ec!~ec@gateway/tor-sasl/ec> has joined #f4pga18:58
marzoul@eddy.gta17 I am interested in seeing that done too :-) I will use a Zybo Z7. When I have enough time. Currently thinking all the details in terms of setup...22:12
marzoul@eddy.gta17 For example, my main question is, what bits do we have to take care of in the bitstream part, so that (re)programming the FPGA does not shut off the CPUs in the process ? More generally identifying config bits that are set in bitstream part and those set in cpu program part or whatever accessible through jtag that is not bitstream..22:16
*** ec <ec!~ec@gateway/tor-sasl/ec> has quit IRC (Ping timeout: 240 seconds)22:40

Generated by irclog2html.py 2.17.2 by Marius Gedminas - find it at https://mg.pov.lt/irclog2html/!